• NG体育娱乐,ng体育平台

    ×

    74LVC162373ADGG

    16-bit D-type transparent latch; 30 Ohm series termination resistors; 5 V tolerant inputs/outputs; 3-state

    The 74LVC162373A and 74LVCH162373A are 16-bit D-type transparent latches with 30 Ω termination resistors and 3-state outputs. The 74LVCH162373A has separate D-type inputs with bus hold for each latch. Both devices can be used as two 8-bit transparent latches or a single 16-bit transparent latch. Both devices feature two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each controlling 8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When nLE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

    Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

    These devices are fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the devices when they are powered down.

    Features and benefits

    • Overvoltage tolerant inputs to 5.5 V

    • Wide supply voltage range from 1.2 V to 3.6 V

    • CMOS low power consumption

    • Multibyte flow-through standard pinout architecture

    • Multiple low inductance supply pins for minimum noise and ground bounce

    • Direct interface with TTL levels

    • All data inputs have bus hold (74LVCH162373A only)

    • IOFF circuitry provides partial Power-down mode operation

    • Complies with JEDEC standard:

      • JESD8-7A (1.65 V to 1.95 V)
      • JESD8-5A (2.3 V to 2.7 V)
      • JESD8-C/JESD36 (2.7 V to 3.6 V)
    • ESD protection:

      • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

      • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

    • Specified from -40 °C to +85 °C and -40 °C to +125 °C

    参数类型

    型号 Product status VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
    74LVC162373ADGG Production 1.2 - 3.6 TTL ± 12 3.2 low -40~125 82 2.0 37 TSSOP48

    PCB Symbol, Footprint and 3D Model

    Model Name 描述

    封装

    型号 可订购的器件编号,(订购码(12NC)) 状态 标示 封装 外形图 回流焊/波峰焊 包装
    74LVC162373ADGG 74LVC162373ADGG,11
    (935237720118)
    Active LVC162373A SOT362-1
    TSSOP48
    (SOT362-1)
    SOT362-1 SSOP-TSSOP-VSO-WAVE
    SOT362-1_118

    环境信息

    型号 可订购的器件编号 化学成分 RoHS RHF指示符
    74LVC162373ADGG 74LVC162373ADGG,11 74LVC162373ADGG rohs rhf rhf
    品质及可靠性免责声明

    文档 (11)

    文件名称 标题 类型 日期
    74LVC_LVCH162373A 16-bit D-type transparent latch; 30 Ohm series termination resistors; 5 V tolerant inputs/outputs; 3-state Data sheet 2024-04-03
    AN11009 Pin FMEA for LVC family Application note 2019-01-09
    AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
    SOT362-1 3D model for products with SOT362-1 package Design support 2020-01-22
    lvc162373a lvc162373a IBIS model IBIS model 2013-04-08
    Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
    TSSOP48_SOT362-1_mk plastic, thin shrink small outline package; 48 leads; 0.5 mm pitch; 12.8 mm x 6.1 mm x 1.2 mm body Marcom graphics 2017-01-28
    SOT362-1 plastic thin shrink small outline package; 48 leads; body width 6.1 mm Package information 2024-01-05
    SOT362-1_118 TSSOP48; Reel pack for SMD, 13''; Q1/T1 product orientation Packing information 2020-04-21
    74LVC162373ADGG_Nexperia_Product_Reliability 74LVC162373ADGG Nexperia Product Reliability Quality document 2023-05-29
    SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

    支持

    如果您需要设计/技术支持,请告知我们并填写 应答表 我们会尽快回复您。

    模型

    文件名称 标题 类型 日期
    lvc162373a lvc162373a IBIS model IBIS model 2013-04-08
    SOT362-1 3D model for products with SOT362-1 package Design support 2020-01-22

    PCB Symbol, Footprint and 3D Model

    Model Name 描述

    订购、定价与供货

    型号 Orderable part number Ordering code (12NC) 状态 包装 Packing Quantity 在线购买
    74LVC162373ADGG 74LVC162373ADGG,11 935237720118 Active SOT362-1_118 2,000 订单产品

    样品

    作为 Nexperia 的客户,您可以通过我们的销售机构订购样品。

    如果您没有 Nexperia 的直接账户,我们的全球和地区分销商网络可为您提供 Nexperia 样品支持。查看官方经销商列表。

    How does it work?

    The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

    可订购部件

    型号 可订购的器件编号 订购代码(12NC) 封装 从经销商处购买
    74LVC162373ADGG 74LVC162373ADGG,11 935237720118 SOT362-1 订单产品
    NG体育娱乐,ng体育平台